From 2a20b2128900b4c6b19a29342642e9a0617e40a9 Mon Sep 17 00:00:00 2001 From: LYAM Date: Mon, 5 May 2025 12:17:59 -0400 Subject: Fixed some errors --- pb_APP_log_comb.srcs/sim_1/imports/verif/AppCombi_top_tb.vhd | 7 +++++-- pb_APP_log_comb.srcs/sources_1/imports/src/AppCombi_top.vhd | 2 +- 2 files changed, 6 insertions(+), 3 deletions(-) (limited to 'pb_APP_log_comb.srcs') diff --git a/pb_APP_log_comb.srcs/sim_1/imports/verif/AppCombi_top_tb.vhd b/pb_APP_log_comb.srcs/sim_1/imports/verif/AppCombi_top_tb.vhd index 74ec24c..af701b7 100644 --- a/pb_APP_log_comb.srcs/sim_1/imports/verif/AppCombi_top_tb.vhd +++ b/pb_APP_log_comb.srcs/sim_1/imports/verif/AppCombi_top_tb.vhd @@ -53,7 +53,8 @@ architecture Behavioral of AppCombi_top_tb is o_SSD : out std_logic_vector (7 downto 0); o_led : out std_logic_vector (3 downto 0); o_led6_r : out std_logic; - o_pmodled : out std_logic_vector (7 downto 0)); + o_pmodled : out std_logic_vector (7 downto 0); + ADCth : out std_logic_vector (11 downto 0)); -- Connecteur ADCth thermometrique end component; signal clk_sim : STD_LOGIC := '0'; @@ -64,6 +65,7 @@ architecture Behavioral of AppCombi_top_tb is signal sw_sim : STD_LOGIC_VECTOR (3 downto 0) := "0000"; signal btn_sim : STD_LOGIC_VECTOR (3 downto 0) := "0000"; signal cin_sim : STD_LOGIC := '0'; + signal ADCth_sim : STD_LOGIC_VECTOR (11 downto 0) := "000000000000"; signal vecteur_test_sim : STD_LOGIC_VECTOR (13 downto 0) := (others => '0'); signal resultat_attendu : STD_LOGIC_VECTOR (4 downto 0) := "00000"; @@ -129,7 +131,8 @@ begin o_SSD => SSD_sim, o_led => led_sim, o_pmodled => pmodled_sim, - o_led6_r => led6_r_sim); + o_led6_r => led6_r_sim, + ADCth => ADCth_sim); diff --git a/pb_APP_log_comb.srcs/sources_1/imports/src/AppCombi_top.vhd b/pb_APP_log_comb.srcs/sources_1/imports/src/AppCombi_top.vhd index 18b176f..ce9a972 100644 --- a/pb_APP_log_comb.srcs/sources_1/imports/src/AppCombi_top.vhd +++ b/pb_APP_log_comb.srcs/sources_1/imports/src/AppCombi_top.vhd @@ -55,7 +55,7 @@ architecture BEHAVIORAL of AppCombi_top is signal d_AFF0 : std_logic_vector (4 downto 0):= "00000"; signal d_AFF1 : std_logic_vector (4 downto 0):= "00000"; -- - signal ADCbin : std_logic_vector (3 downto 0) := "00000"; + signal ADCbin : std_logic_vector (3 downto 0) := "0000"; signal error : std_logic := '0'; -- PMOD signal A2_3 : std_logic_vector (2 downto 0) := "000"; -- cgit v1.2.3